From patchwork Mon Apr 8 13:06:49 2024 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Caleb Connolly X-Patchwork-Id: 786906 Delivered-To: patch@linaro.org Received: by 2002:a05:6000:1101:b0:343:f27d:c44e with SMTP id z1csp1332987wrw; Mon, 8 Apr 2024 06:07:29 -0700 (PDT) X-Forwarded-Encrypted: i=2; AJvYcCUrpTnaSfoPS5DCHOYPPPlBiTOQQTsHLzRrFh04XPNS5hXuA4rKk6HBeI7MEKVpgeABixNHu1dKybZOBQOg3mPa X-Google-Smtp-Source: AGHT+IFQRbryzjR7h+FFR7LSGo25gZCJ2CZBsJKg5ldqc4YJHQdGxl5WcWFWDlEj1TM3JuCN0Fxl X-Received: by 2002:a17:907:6094:b0:a51:d1f6:3943 with SMTP id ht20-20020a170907609400b00a51d1f63943mr2562662ejc.56.1712581649013; Mon, 08 Apr 2024 06:07:29 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1712581648; cv=none; d=google.com; s=arc-20160816; b=fuzzdzL9E91W6zmU0QVUAbQppln31n5UWuoVPL3XRLTveukwfpEyGJINle5fP6STxn JUOlZSmDCsFsXwD5/f95ZLad1fUelHn4MKwyEEatlaTsFsm2D3bKb5lGlBRSDys1QXNZ MHzyM+GuOWdz/HIhvFeT/FxNJDXOAdYKGwVm3ToEAbnqPs6oDy3HDENdO39HjH1lSCgA pyTNy9VCGRiZVapwtIH1Ycr8LU/xwgFePFxIW6638pymlrC9MLE9aT+tmr35wzUK7wlQ fre+F4YEI+xlDN2lrUMoeEMSQrMXgpL0M0sGObwlhfyoPWj0O2PivSLTllbbaN9kEAiS BQCA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=sender:errors-to:list-subscribe:list-help:list-post:list-archive :list-unsubscribe:list-id:precedence:cc:to:in-reply-to:references :message-id:content-transfer-encoding:mime-version:subject:date:from :dkim-signature; bh=qhysnYfZC0moZlJkrtxWBogSrgv8EIpW6TLK/IAPHfw=; fh=KpC0ppbZO9+1ZYUEb4VdTm1ji/E+IjFPDWXzrBSLkgU=; b=wLg2tr1rA2c3d2znkl6tMhIIALrHoyLfkkUfPw1PS9HrsVjyjVaBmAROhTG5YD2Ze5 6CsN60ujUzABPFgZvi/yBS1ndRGD1SyxVH326pYejQ4gfUie/S+MEQmSLXottjHqavQy YeTc/20rwKdE8fq9GHlsx+lLEExvCGRtwkc1XOqjpteacGRhTMBhVww6qVmHPqACDtBe MPeDhkxF6IBUcUaAB6FrMxH4FSjC4I2vts+Ajr8r7jkpJNZ1MB+I9GVH0wqb1a1SskJt Xu1MK4APM1QYOgjxTlyH0jeEMx/aMZv0tDP/0VPBg1ow5ePyFyC5YvrI0Bqr37qCsbAu MQjA==; dara=google.com ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@linaro.org header.s=google header.b=i60J4DHf; spf=pass (google.com: domain of u-boot-bounces@lists.denx.de designates 2a01:238:438b:c500:173d:9f52:ddab:ee01 as permitted sender) smtp.mailfrom=u-boot-bounces@lists.denx.de; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linaro.org Return-Path: Received: from phobos.denx.de (phobos.denx.de. [2a01:238:438b:c500:173d:9f52:ddab:ee01]) by mx.google.com with ESMTPS id lf12-20020a170907174c00b00a4e8044231fsi3683263ejc.932.2024.04.08.06.07.28 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Mon, 08 Apr 2024 06:07:28 -0700 (PDT) Received-SPF: pass (google.com: domain of u-boot-bounces@lists.denx.de designates 2a01:238:438b:c500:173d:9f52:ddab:ee01 as permitted sender) client-ip=2a01:238:438b:c500:173d:9f52:ddab:ee01; Authentication-Results: mx.google.com; dkim=pass header.i=@linaro.org header.s=google header.b=i60J4DHf; spf=pass (google.com: domain of u-boot-bounces@lists.denx.de designates 2a01:238:438b:c500:173d:9f52:ddab:ee01 as permitted sender) smtp.mailfrom=u-boot-bounces@lists.denx.de; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linaro.org Received: from h2850616.stratoserver.net (localhost [IPv6:::1]) by phobos.denx.de (Postfix) with ESMTP id 1484988077; Mon, 8 Apr 2024 15:07:20 +0200 (CEST) Authentication-Results: phobos.denx.de; dmarc=pass (p=none dis=none) header.from=linaro.org Authentication-Results: phobos.denx.de; spf=pass smtp.mailfrom=u-boot-bounces@lists.denx.de Authentication-Results: phobos.denx.de; dkim=pass (2048-bit key; unprotected) header.d=linaro.org header.i=@linaro.org header.b="i60J4DHf"; dkim-atps=neutral Received: by phobos.denx.de (Postfix, from userid 109) id 3155787A80; Mon, 8 Apr 2024 15:07:19 +0200 (CEST) X-Spam-Checker-Version: SpamAssassin 3.4.2 (2018-09-13) on phobos.denx.de X-Spam-Level: X-Spam-Status: No, score=-2.1 required=5.0 tests=BAYES_00,DKIM_SIGNED, DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,SPF_HELO_NONE,SPF_PASS autolearn=unavailable autolearn_force=no version=3.4.2 Received: from mail-ed1-x52a.google.com (mail-ed1-x52a.google.com [IPv6:2a00:1450:4864:20::52a]) (using TLSv1.3 with cipher TLS_AES_128_GCM_SHA256 (128/128 bits)) (No client certificate requested) by phobos.denx.de (Postfix) with ESMTPS id 3771987B89 for ; Mon, 8 Apr 2024 15:07:16 +0200 (CEST) Authentication-Results: phobos.denx.de; dmarc=pass (p=none dis=none) header.from=linaro.org Authentication-Results: phobos.denx.de; spf=pass smtp.mailfrom=caleb.connolly@linaro.org Received: by mail-ed1-x52a.google.com with SMTP id 4fb4d7f45d1cf-56c404da0ebso6699205a12.0 for ; Mon, 08 Apr 2024 06:07:16 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=linaro.org; s=google; t=1712581635; x=1713186435; darn=lists.denx.de; h=cc:to:in-reply-to:references:message-id:content-transfer-encoding :mime-version:subject:date:from:from:to:cc:subject:date:message-id :reply-to; bh=qhysnYfZC0moZlJkrtxWBogSrgv8EIpW6TLK/IAPHfw=; b=i60J4DHfRpxrWEh+KvKAw82hATYOKVfsjQ3pgz5vl9EE5XwzJMGd7O0ZbS7YkpHLzR MLDGMwo2X1RWFjfnUqgifOxaPZiJ5RQZOE1tT8wxymx2l0qgQpS9Brzu4R/4CXi7YjKM sTlXOmRRy5XQkxPXOI4CtY69l9buOEP4Hk02Mpshdx2obBUKbgxic+dr+mPbigmGUCqh ppxsfcPNuBrEJxs37lQa7vTAig2xzNMxjbht94MYDvN99Ijddm0iEfxzL4cudxjCG1UA XWQm1QeHPsuIqafSoa5Y04mBZ2U7vCrkdE/HWwI9N2f7tqsA4KLieEwLo/nCYKDIq0Pe QBQg== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20230601; t=1712581635; x=1713186435; h=cc:to:in-reply-to:references:message-id:content-transfer-encoding :mime-version:subject:date:from:x-gm-message-state:from:to:cc :subject:date:message-id:reply-to; bh=qhysnYfZC0moZlJkrtxWBogSrgv8EIpW6TLK/IAPHfw=; b=LRw4p+ZX4UJnCH91z6YfE+U3fxr+zoQDJbS0YIw20Eb9m2Ds6UoKXBki7Sepr5NbuE RqpUfnz0Z5kJKi+b8zrhV93kM32V6gVnHWar/awnt1tgk1p7WLJGnaoYRfyQJv3kagOp I0OBga9kRID1yhpui5HwwYFwWchajYET9/4WhksNFIxMOZTqoB06Qv4SvR+RM/HxX28y VjXPB1gDpQzfSlTsxLGld36CvO1+Ox/wQvc6WRuCwUPQYN43oaD4ZJLpOGI8Qnt8VbX4 +Gd9U+30OYtW0qaXXMSoM5VzM8GzI0OsjLfyRc6ZkQiSxv4uc0CO4EhCPN1/ICLb1TlL TznA== X-Gm-Message-State: AOJu0Yy4ssg4Ud4UBSN5LIMnEpO/XrVEeOt/SZYYJXJ+lwDaw04ZThLA IJY/ZYzZQDjeOl33CZVnKz8MNEoj2xNuBTCUs/craE3Ye1xN4FssskHgv9xSH+I= X-Received: by 2002:a17:907:6094:b0:a51:d1f6:3943 with SMTP id ht20-20020a170907609400b00a51d1f63943mr2562040ejc.56.1712581635600; Mon, 08 Apr 2024 06:07:15 -0700 (PDT) Received: from [192.168.0.113] ([2a02:8109:aa0d:be00::570d]) by smtp.gmail.com with ESMTPSA id v10-20020a170906338a00b00a51ce37a708sm1998981eja.94.2024.04.08.06.07.14 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Mon, 08 Apr 2024 06:07:15 -0700 (PDT) From: Caleb Connolly Date: Mon, 08 Apr 2024 15:06:49 +0200 Subject: [PATCH 1/4] clk/qcom: add driver for qcm2290 GCC MIME-Version: 1.0 Message-Id: <20240408-b4-qcom-rbx-soc-v1-1-2db1d3658660@linaro.org> References: <20240408-b4-qcom-rbx-soc-v1-0-2db1d3658660@linaro.org> In-Reply-To: <20240408-b4-qcom-rbx-soc-v1-0-2db1d3658660@linaro.org> To: Tom Rini , Lukasz Majewski , Sean Anderson , Neil Armstrong , Sumit Garg Cc: u-boot@lists.denx.de, Caleb Connolly X-Mailer: b4 0.14-dev X-Developer-Signature: v=1; a=openpgp-sha256; l=9079; i=caleb.connolly@linaro.org; h=from:subject:message-id; bh=OVUC4gp/Pd4caD5awGiK4wd3gzDYSPq50fblb18Wq8U=; b=owEBbQKS/ZANAwAIAQWDMSsZX2S2AcsmYgBmE+wBdY9mn69Cxc/rqeKyhD/s07PaPif3NvPPT IecIAdVHt6JAjMEAAEIAB0WIQS2UaFGPGq+0GkMVc0FgzErGV9ktgUCZhPsAQAKCRAFgzErGV9k tjSUEACDsF8HRNGBrjxRx0EZui2yoh9rNHaV+Mg08Zxh+niiVr/G0c+isnu8gj+y09QR2otnglN TiyNK41jYbKBHcsp5GNkyJOcStVFSQrvK1Tu05SqCkgbs8nv2Z0rmuIlT+0acog68psloq/yZwZ nsUa3N0Yi2QH3kfV66r/zWzFgxOSD/st3DOixOGjOO8MUGRZ0WqO+iS+vqbeqJ1+3JY1u9fhzAV xCMRcMwyMArpP+lfqrpyYTz0PB3eVEXP4RWi+x+VaO8eSFeSVWZXG1KLISD5oLc/42VQnJSdTXZ axmNQN7Q3aaReOoCUr1TWf58S+bXu+YuAOuhVfBZU4qIT1y0nHps/CH1pDTO3PXVJZRI0tXT9y7 lU6hkVgpIsTwl4QViNZVLU5R3gTu/S33CAHSh+9ETaxU9Dn55s6DMfqPbXdElRBfSrtzkmxkw4I UYZp3B07hplSDn7wCvvrRZJbX619ocnaNb9GdgnGJq+qvhZ28audhNlxzHpjMYnWq3b30mdDT0z N8K44tl99UMDy3ETsY1Y9C+e1tUKFNurJKNSKU8nrZXupH8IVxZA/BwODOHeLAEPdGPVCPiiBq/ r4Kr+eGhv/g9gGXpedDgBJponEXX/IvSaEdnAstOgRrQkc0edcPF2TSgT92HMS7qWpmiX6+QJfX kQidRHEIvLBC57g== X-Developer-Key: i=caleb.connolly@linaro.org; a=openpgp; fpr=83B24DA7FE145076BC38BB250CD904EB673A7C47 X-BeenThere: u-boot@lists.denx.de X-Mailman-Version: 2.1.39 Precedence: list List-Id: U-Boot discussion List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Errors-To: u-boot-bounces@lists.denx.de Sender: "U-Boot" X-Virus-Scanned: clamav-milter 0.103.8 at phobos.denx.de X-Virus-Status: Clean Add a clock driver for the QCM2290 SoC which is used in the QRB2210 RB1 board. Signed-off-by: Caleb Connolly --- drivers/clk/qcom/Kconfig | 8 ++ drivers/clk/qcom/Makefile | 1 + drivers/clk/qcom/clock-qcm2290.c | 192 +++++++++++++++++++++++++++++++++++++++ drivers/clk/qcom/clock-qcom.h | 3 + 4 files changed, 204 insertions(+) diff --git a/drivers/clk/qcom/Kconfig b/drivers/clk/qcom/Kconfig index 8dae635ac2c1..d7dfe4c0d5fc 100644 --- a/drivers/clk/qcom/Kconfig +++ b/drivers/clk/qcom/Kconfig @@ -30,8 +30,16 @@ config CLK_QCOM_IPQ4019 Say Y here to enable support for the Global Clock Controller on the Snapdragon IPQ4019 SoC. This driver supports the clocks and resets exposed by the GCC hardware block. +config CLK_QCOM_QCM2290 + bool "Qualcomm QCM2290 GCC" + select CLK_QCOM + help + Say Y here to enable support for the Global Clock Controller + on the Snapdragon QCM2290 SoC. This driver supports the clocks + and resets exposed by the GCC hardware block. + config CLK_QCOM_QCS404 bool "Qualcomm QCS404 GCC" select CLK_QCOM help diff --git a/drivers/clk/qcom/Makefile b/drivers/clk/qcom/Makefile index cb179fdac583..83aa8a920348 100644 --- a/drivers/clk/qcom/Makefile +++ b/drivers/clk/qcom/Makefile @@ -6,5 +6,6 @@ obj-y += clock-qcom.o obj-$(CONFIG_CLK_QCOM_SDM845) += clock-sdm845.o obj-$(CONFIG_CLK_QCOM_APQ8016) += clock-apq8016.o obj-$(CONFIG_CLK_QCOM_APQ8096) += clock-apq8096.o obj-$(CONFIG_CLK_QCOM_IPQ4019) += clock-ipq4019.o +obj-$(CONFIG_CLK_QCOM_QCM2290) += clock-qcm2290.o obj-$(CONFIG_CLK_QCOM_QCS404) += clock-qcs404.o diff --git a/drivers/clk/qcom/clock-qcm2290.c b/drivers/clk/qcom/clock-qcm2290.c new file mode 100644 index 000000000000..c78705cb8cf1 --- /dev/null +++ b/drivers/clk/qcom/clock-qcm2290.c @@ -0,0 +1,192 @@ +// SPDX-License-Identifier: BSD-3-Clause +/* + * Clock drivers for Qualcomm qcm2290 + * + * (C) Copyright 2024 Linaro Ltd. + */ + +#include +#include +#include +#include +#include +#include +#include + +#include "clock-qcom.h" + +#define QUPV3_WRAP0_S4_CMD_RCGR 0x1f608 +#define SDCC2_APPS_CLK_CMD_RCGR 0x1e00c + +static const struct freq_tbl ftbl_gcc_qupv3_wrap0_s0_clk_src[] = { + F(7372800, CFG_CLK_SRC_GPLL0_AUX2, 1, 384, 15625), + F(14745600, CFG_CLK_SRC_GPLL0_AUX2, 1, 768, 15625), + F(19200000, CFG_CLK_SRC_CXO, 1, 0, 0), + F(29491200, CFG_CLK_SRC_GPLL0_AUX2, 1, 1536, 15625), + F(32000000, CFG_CLK_SRC_GPLL0_AUX2, 1, 8, 75), + F(48000000, CFG_CLK_SRC_GPLL0_AUX2, 1, 4, 25), + F(64000000, CFG_CLK_SRC_GPLL0_AUX2, 1, 16, 75), + F(75000000, CFG_CLK_SRC_GPLL0_AUX2, 4, 0, 0), + F(80000000, CFG_CLK_SRC_GPLL0_AUX2, 1, 4, 15), + F(96000000, CFG_CLK_SRC_GPLL0_AUX2, 1, 8, 25), + F(100000000, CFG_CLK_SRC_GPLL0_AUX2, 3, 0, 0), + F(102400000, CFG_CLK_SRC_GPLL0_AUX2, 1, 128, 375), + F(112000000, CFG_CLK_SRC_GPLL0_AUX2, 1, 28, 75), + F(117964800, CFG_CLK_SRC_GPLL0_AUX2, 1, 6144, 15625), + F(120000000, CFG_CLK_SRC_GPLL0_AUX2, 2.5, 0, 0), + F(128000000, CFG_CLK_SRC_GPLL6, 3, 0, 0), + {} +}; + +static const struct freq_tbl ftbl_gcc_sdcc2_apps_clk_src[] = { + F(400000, CFG_CLK_SRC_CXO, 12, 1, 4), + F(19200000, CFG_CLK_SRC_CXO, 1, 0, 0), + F(25000000, CFG_CLK_SRC_GPLL0_AUX2, 12, 0, 0), + F(50000000, CFG_CLK_SRC_GPLL0_AUX2, 6, 0, 0), + F(100000000, CFG_CLK_SRC_GPLL0_AUX2, 3, 0, 0), + F(202000000, CFG_CLK_SRC_GPLL7, 4, 0, 0), // 6.5, 1, 4 + {} +}; + +static const struct pll_vote_clk gpll7_clk = { + .status = 0x7000, + .status_bit = BIT(31), + .ena_vote = 0x79000, + .vote_bit = BIT(7), +}; + +static const struct gate_clk qcm2290_clks[] = { + GATE_CLK(GCC_AHB2PHY_USB_CLK, 0x1d008, 0x00000001), + GATE_CLK(GCC_CFG_NOC_USB3_PRIM_AXI_CLK, 0x1a084, 0x00000001), + GATE_CLK(GCC_QUPV3_WRAP0_CORE_2X_CLK, 0x7900c, 0x00000200), + GATE_CLK(GCC_QUPV3_WRAP0_CORE_CLK, 0x7900c, 0x00000100), + GATE_CLK(GCC_QUPV3_WRAP0_S0_CLK, 0x7900c, 0x00000400), + GATE_CLK(GCC_QUPV3_WRAP0_S1_CLK, 0x7900c, 0x00000800), + GATE_CLK(GCC_QUPV3_WRAP0_S2_CLK, 0x7900c, 0x00001000), + GATE_CLK(GCC_QUPV3_WRAP0_S3_CLK, 0x7900c, 0x00002000), + GATE_CLK(GCC_QUPV3_WRAP0_S4_CLK, 0x7900c, 0x00004000), + GATE_CLK(GCC_QUPV3_WRAP0_S5_CLK, 0x7900c, 0x00008000), + GATE_CLK(GCC_QUPV3_WRAP_0_M_AHB_CLK, 0x7900c, 0x00000040), + GATE_CLK(GCC_QUPV3_WRAP_0_S_AHB_CLK, 0x7900c, 0x00000080), + GATE_CLK(GCC_SDCC1_AHB_CLK, 0x38008, 0x00000001), + GATE_CLK(GCC_SDCC1_APPS_CLK, 0x38004, 0x00000001), + GATE_CLK(GCC_SDCC1_ICE_CORE_CLK, 0x3800c, 0x00000001), + GATE_CLK(GCC_SDCC2_AHB_CLK, 0x1e008, 0x00000001), + GATE_CLK(GCC_SDCC2_APPS_CLK, 0x1e004, 0x00000001), + GATE_CLK(GCC_SYS_NOC_CPUSS_AHB_CLK, 0x79004, 0x00000001), + GATE_CLK(GCC_SYS_NOC_USB3_PRIM_AXI_CLK, 0x1a080, 0x00000001), + GATE_CLK(GCC_USB30_PRIM_MASTER_CLK, 0x1a010, 0x00000001), + GATE_CLK(GCC_USB30_PRIM_MOCK_UTMI_CLK, 0x1a018, 0x00000001), + GATE_CLK(GCC_USB30_PRIM_SLEEP_CLK, 0x1a014, 0x00000001), + GATE_CLK(GCC_USB3_PRIM_CLKREF_CLK, 0x9f000, 0x00000001), + GATE_CLK(GCC_USB3_PRIM_PHY_COM_AUX_CLK, 0x1a054, 0x00000001), + GATE_CLK(GCC_USB3_PRIM_PHY_PIPE_CLK, 0x1a058, 0x00000001), +}; + +static ulong qcm2290_set_rate(struct clk *clk, ulong rate) +{ + struct msm_clk_priv *priv = dev_get_priv(clk->dev); + const struct freq_tbl *freq; + + debug("%s: clk %s rate %lu\n", __func__, clk->dev->name, rate); + + switch (clk->id) { + case GCC_QUPV3_WRAP0_S4_CLK: /*UART2*/ + freq = qcom_find_freq(ftbl_gcc_qupv3_wrap0_s0_clk_src, rate); + clk_rcg_set_rate_mnd(priv->base, QUPV3_WRAP0_S4_CMD_RCGR, + freq->pre_div, freq->m, freq->n, freq->src, + 16); + return 0; + case GCC_SDCC2_APPS_CLK: + /* Enable GPLL7 so we can point SDCC2_APPS_CLK_SRC RCG at it */ + clk_enable_gpll0(priv->base, &gpll7_clk); + freq = qcom_find_freq(ftbl_gcc_sdcc2_apps_clk_src, rate); + WARN(freq->src != CFG_CLK_SRC_GPLL7, + "SDCC2_APPS_CLK_SRC not set to GPLL7, requested rate %lu\n", + rate); + clk_rcg_set_rate_mnd(priv->base, SDCC2_APPS_CLK_CMD_RCGR, + freq->pre_div, freq->m, freq->n, freq->src, + 8); + return freq->freq; + case GCC_SDCC1_APPS_CLK: + /* The firmware turns this on for us and always sets it to this rate */ + return 384000000; + default: + return 0; + } +} + +static int qcm2290_enable(struct clk *clk) +{ + struct msm_clk_priv *priv = dev_get_priv(clk->dev); + + if (priv->data->num_clks < clk->id) { + debug("%s: unknown clk id %lu\n", __func__, clk->id); + return 0; + } + + debug("%s: clk %s\n", __func__, qcm2290_clks[clk->id].name); + + switch (clk->id) { + case GCC_USB30_PRIM_MASTER_CLK: + qcom_gate_clk_en(priv, GCC_USB3_PRIM_PHY_COM_AUX_CLK); + qcom_gate_clk_en(priv, GCC_USB3_PRIM_CLKREF_CLK); + break; + } + + qcom_gate_clk_en(priv, clk->id); + + return 0; +} + +static const struct qcom_reset_map qcm2290_gcc_resets[] = { + [GCC_CAMSS_OPE_BCR] = { 0x55000 }, + [GCC_CAMSS_TFE_BCR] = { 0x52000 }, + [GCC_CAMSS_TOP_BCR] = { 0x58000 }, + [GCC_GPU_BCR] = { 0x36000 }, + [GCC_MMSS_BCR] = { 0x17000 }, + [GCC_PDM_BCR] = { 0x20000 }, + [GCC_QUPV3_WRAPPER_0_BCR] = { 0x1f000 }, + [GCC_QUSB2PHY_PRIM_BCR] = { 0x1c000 }, + [GCC_SDCC1_BCR] = { 0x38000 }, + [GCC_SDCC2_BCR] = { 0x1e000 }, + [GCC_USB30_PRIM_BCR] = { 0x1a000 }, + [GCC_USB3_PHY_PRIM_SP0_BCR] = { 0x1b000 }, + [GCC_USB3PHY_PHY_PRIM_SP0_BCR] = { 0x1b008 }, + [GCC_USB_PHY_CFG_AHB2PHY_BCR] = { 0x1d000 }, + [GCC_VCODEC0_BCR] = { 0x58094 }, + [GCC_VENUS_BCR] = { 0x58078 }, + [GCC_VIDEO_INTERFACE_BCR] = { 0x6e000 }, +}; + +static const struct qcom_power_map qcm2290_gdscs[] = { + [GCC_USB30_PRIM_GDSC] = { 0x1a004 }, +}; + +static struct msm_clk_data qcm2290_gcc_data = { + .resets = qcm2290_gcc_resets, + .num_resets = ARRAY_SIZE(qcm2290_gcc_resets), + .clks = qcm2290_clks, + .num_clks = ARRAY_SIZE(qcm2290_clks), + .power_domains = qcm2290_gdscs, + .num_power_domains = ARRAY_SIZE(qcm2290_gdscs), + + .enable = qcm2290_enable, + .set_rate = qcm2290_set_rate, +}; + +static const struct udevice_id gcc_qcm2290_of_match[] = { + { + .compatible = "qcom,gcc-qcm2290", + .data = (ulong)&qcm2290_gcc_data, + }, + {} +}; + +U_BOOT_DRIVER(gcc_qcm2290) = { + .name = "gcc_qcm2290", + .id = UCLASS_NOP, + .of_match = gcc_qcm2290_of_match, + .bind = qcom_cc_bind, + .flags = DM_FLAG_PRE_RELOC, +}; diff --git a/drivers/clk/qcom/clock-qcom.h b/drivers/clk/qcom/clock-qcom.h index a7f833a4b6dd..ec524157df2b 100644 --- a/drivers/clk/qcom/clock-qcom.h +++ b/drivers/clk/qcom/clock-qcom.h @@ -8,8 +8,11 @@ #include #define CFG_CLK_SRC_CXO (0 << 8) #define CFG_CLK_SRC_GPLL0 (1 << 8) +#define CFG_CLK_SRC_GPLL0_AUX2 (2 << 8) +#define CFG_CLK_SRC_GPLL6 (4 << 8) +#define CFG_CLK_SRC_GPLL7 (3 << 8) #define CFG_CLK_SRC_GPLL0_EVEN (6 << 8) #define CFG_CLK_SRC_MASK (7 << 8) #define RCG_CFG_REG 0x4 From patchwork Mon Apr 8 13:06:50 2024 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Caleb Connolly X-Patchwork-Id: 786907 Delivered-To: patch@linaro.org Received: by 2002:a05:6000:1101:b0:343:f27d:c44e with SMTP id z1csp1333156wrw; Mon, 8 Apr 2024 06:07:39 -0700 (PDT) X-Forwarded-Encrypted: i=2; AJvYcCVbiRuFApvaFNIF+yylOnFt+UbfNoTFcMBNx/j/ptdm2DFL69eqla77YtyJsrLYCMH9MhsXmnjvLu9v1ppmoc8j X-Google-Smtp-Source: AGHT+IGGN92InFcTNkxNosQQg3uAtvr5LmBeQUwoZo6qmu+ecyWAKYbCHASvS8qv/vBphsN8EER1 X-Received: by 2002:a50:d6da:0:b0:566:d333:45e8 with SMTP id l26-20020a50d6da000000b00566d33345e8mr6581863edj.20.1712581659570; Mon, 08 Apr 2024 06:07:39 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1712581659; cv=none; d=google.com; s=arc-20160816; b=fu74cIdS8f9mvwyJurVK5bejMfcvNc6KjFx1hnbNCy3v76QvEORGsOsEsT/gwkooNE 4TiiAEQh71WNmNMjJuuYvt36TCSyvjDauARTGgsAUWFQJgNxNd4d/+Lyk4Z/8Epk1lK7 vM7kq4/nM3t0lmeh4NefvKwxWxL8ji7Wazl6Cx9+KbWmW25mwiRDKVpLwPDX2fbErJ4b +rUoSIDvY1hybgNNZ2skx8OSJFtwrDEyb4RXg3wuF0JYKitKEqDnHstMF+m1O5z8sIhW +2dBKvM1nPZhjw3/GRJvp+Vvm+93on/idKlLgl6qe+aKBb7VxymL1C6WoDbbmCZrfRkW 9mjQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=sender:errors-to:list-subscribe:list-help:list-post:list-archive :list-unsubscribe:list-id:precedence:cc:to:in-reply-to:references :message-id:content-transfer-encoding:mime-version:subject:date:from :dkim-signature; bh=fXjsBy0pcBjWlichBxHZiLe7dfuI2wIzWhGL+rcrZlQ=; fh=KpC0ppbZO9+1ZYUEb4VdTm1ji/E+IjFPDWXzrBSLkgU=; b=EWKy5HT4ysGzZAakOg54zt0IhyHmCS6MmsVb3HJmwOohtNQ60KWCix+wKxqeiepvlG HJzUnXzHJ4Z4lSkc/qk/v7Nxy0NfPWJxcNdApziLa/9GJ7zpfao6Ni6x2ZiartAzGZmT /ftCSG9iqdEYsva6UgZWkLz9lvV6OzfR/lIZhxW3tFfr7WQxdbpH8z1zdx9GK+STIHkr 3vT1IxSAwNLecKUU7h7fYYW5otNjMEx08tboInhFAneGXmHSYVRkpJhQs3et9ruHnlIX b8bRW282Ud3sfEn8CaJK0PBIKSn1B8PVy1kMKjG7oRACFKPwMkVwm6QBBoFCAPdr8ZMQ BUtQ==; dara=google.com ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@linaro.org header.s=google header.b=qdcjG3Kk; spf=pass (google.com: domain of u-boot-bounces@lists.denx.de designates 2a01:238:438b:c500:173d:9f52:ddab:ee01 as permitted sender) smtp.mailfrom=u-boot-bounces@lists.denx.de; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linaro.org Return-Path: Received: from phobos.denx.de (phobos.denx.de. [2a01:238:438b:c500:173d:9f52:ddab:ee01]) by mx.google.com with ESMTPS id v21-20020a509555000000b0056e341617dasi3214572eda.624.2024.04.08.06.07.39 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Mon, 08 Apr 2024 06:07:39 -0700 (PDT) Received-SPF: pass (google.com: domain of u-boot-bounces@lists.denx.de designates 2a01:238:438b:c500:173d:9f52:ddab:ee01 as permitted sender) client-ip=2a01:238:438b:c500:173d:9f52:ddab:ee01; Authentication-Results: mx.google.com; dkim=pass header.i=@linaro.org header.s=google header.b=qdcjG3Kk; spf=pass (google.com: domain of u-boot-bounces@lists.denx.de designates 2a01:238:438b:c500:173d:9f52:ddab:ee01 as permitted sender) smtp.mailfrom=u-boot-bounces@lists.denx.de; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linaro.org Received: from h2850616.stratoserver.net (localhost [IPv6:::1]) by phobos.denx.de (Postfix) with ESMTP id 7B66087B89; Mon, 8 Apr 2024 15:07:21 +0200 (CEST) Authentication-Results: phobos.denx.de; dmarc=pass (p=none dis=none) header.from=linaro.org Authentication-Results: phobos.denx.de; spf=pass smtp.mailfrom=u-boot-bounces@lists.denx.de Authentication-Results: phobos.denx.de; dkim=pass (2048-bit key; unprotected) header.d=linaro.org header.i=@linaro.org header.b="qdcjG3Kk"; dkim-atps=neutral Received: by phobos.denx.de (Postfix, from userid 109) id 54C0187A80; Mon, 8 Apr 2024 15:07:19 +0200 (CEST) X-Spam-Checker-Version: SpamAssassin 3.4.2 (2018-09-13) on phobos.denx.de X-Spam-Level: X-Spam-Status: No, score=-2.1 required=5.0 tests=BAYES_00,DKIM_SIGNED, DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,SPF_HELO_NONE,SPF_PASS autolearn=ham autolearn_force=no version=3.4.2 Received: from mail-ed1-x52f.google.com (mail-ed1-x52f.google.com [IPv6:2a00:1450:4864:20::52f]) (using TLSv1.3 with cipher TLS_AES_128_GCM_SHA256 (128/128 bits)) (No client certificate requested) by phobos.denx.de (Postfix) with ESMTPS id 41466875E9 for ; Mon, 8 Apr 2024 15:07:17 +0200 (CEST) Authentication-Results: phobos.denx.de; dmarc=pass (p=none dis=none) header.from=linaro.org Authentication-Results: phobos.denx.de; spf=pass smtp.mailfrom=caleb.connolly@linaro.org Received: by mail-ed1-x52f.google.com with SMTP id 4fb4d7f45d1cf-56e69a51a33so474312a12.1 for ; Mon, 08 Apr 2024 06:07:17 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=linaro.org; s=google; t=1712581637; x=1713186437; darn=lists.denx.de; h=cc:to:in-reply-to:references:message-id:content-transfer-encoding :mime-version:subject:date:from:from:to:cc:subject:date:message-id :reply-to; bh=fXjsBy0pcBjWlichBxHZiLe7dfuI2wIzWhGL+rcrZlQ=; b=qdcjG3Kkdh81MJg/shnPYEZQ4pPCDvXv5QzHWogh9IbtM+smNbK6Lq/qSJ7/GWaEcG Sg1WAZoFmD+ozq/Aa3ALK6WAxi1gPikDZouR/AsB4JoVaNj7HOuKGV+M3YCuo6fwcwE9 XSzleJYeBb4EHDBul8mVN7d7dwRyPBcynnhbzRUyWmhYSpjPi2wlHyg0OSKBDBP6QIgS MaZoWpjZxYOjvgiFYHskjql7dpFkZKeXwQYd0u+BK+oc8aF+uiQYWqTmsHyxfQY2AABn 1S7irh0DItrKrildQPhvmys/9gxmSG6RHa25/nX5EG8dNtZnxpRuRV2vB/eJ8Rs1rXsl P5zQ== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20230601; t=1712581637; x=1713186437; h=cc:to:in-reply-to:references:message-id:content-transfer-encoding :mime-version:subject:date:from:x-gm-message-state:from:to:cc :subject:date:message-id:reply-to; bh=fXjsBy0pcBjWlichBxHZiLe7dfuI2wIzWhGL+rcrZlQ=; b=GJephs9c1AlOqeB2uZH7Im7KCEQZrKrfszt57yE7JpO13GZ8sVImB9Rx1r8MBewUem y3Fn+XJ1USeW6vqvXKNTHVHeuylSg0ASHSLh0DE6ZarLPJ6udF19QN04lB7mhPb//zPl tM8EuiYpa6bMcoSjH72t5dwx3ZOs7BOxRJ4TBM6SWmYediWdo8y3T9MX14+CVOZq4Vxg Vbvie1EIhcV1i0isCLk+jKOjjouLpOXOxCNxfrzrJv5/QaMdVZQUcUSiwMKCvqPNkjUM 927oadX1NXfpRan1b5RBwiDldnBM0LbqmTlsbDY+7+EnS3pmSzT1gmAsQDGOP6ZFZW9x 3XCQ== X-Gm-Message-State: AOJu0YyfKZ6eieXcXra0D60cNtcPjDJk5AaGNmPEgnsmgdMpMAPRhYsF PmfGLctmW+xnsbVFQLK5R0SIVk307xJm4E4u+aNYpiZ9VW1SnUmMBIUEwHjZjVc= X-Received: by 2002:a17:906:3086:b0:a4e:66d6:8a0e with SMTP id 6-20020a170906308600b00a4e66d68a0emr6697904ejv.58.1712581636717; Mon, 08 Apr 2024 06:07:16 -0700 (PDT) Received: from [192.168.0.113] ([2a02:8109:aa0d:be00::570d]) by smtp.gmail.com with ESMTPSA id v10-20020a170906338a00b00a51ce37a708sm1998981eja.94.2024.04.08.06.07.15 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Mon, 08 Apr 2024 06:07:16 -0700 (PDT) From: Caleb Connolly Date: Mon, 08 Apr 2024 15:06:50 +0200 Subject: [PATCH 2/4] clk/qcom: add driver for sm6115 GCC MIME-Version: 1.0 Message-Id: <20240408-b4-qcom-rbx-soc-v1-2-2db1d3658660@linaro.org> References: <20240408-b4-qcom-rbx-soc-v1-0-2db1d3658660@linaro.org> In-Reply-To: <20240408-b4-qcom-rbx-soc-v1-0-2db1d3658660@linaro.org> To: Tom Rini , Lukasz Majewski , Sean Anderson , Neil Armstrong , Sumit Garg Cc: u-boot@lists.denx.de, Caleb Connolly X-Mailer: b4 0.14-dev X-Developer-Signature: v=1; a=openpgp-sha256; l=8829; i=caleb.connolly@linaro.org; h=from:subject:message-id; bh=o2MRdHJ5bTepPpeA7u2wT9aicRLbaAjk1cD2R2ZPXwk=; b=owEBbQKS/ZANAwAIAQWDMSsZX2S2AcsmYgBmE+wB/ZkqgJ8vHUUMMpx9mkp3kuo8ecGNGu2vT dMZtP99BaGJAjMEAAEIAB0WIQS2UaFGPGq+0GkMVc0FgzErGV9ktgUCZhPsAQAKCRAFgzErGV9k tpNpD/48N4BmD6X91rPfRQghJaw3gaTiFURorql/NgyI1la9HhWXy9yG/qHgKVguPIgJS2QgnKh A33mKLvbBqGWft2futVKV5AaxgQBklbwDgJUxBrVynCtV+Ir/OQUg/nQCaga/XsGJj4kkaDu/hP bB6h34zNb62wmA0l27HWN9w8KKibynrIrDQVbB6M9dRfDprBOu9+K+30L+o8cdJrwYQ4t9sH6q9 05k3X28lTdMECgaJ2WZtdK4HxTeLBYQZ20E9kdDuVkwA/EGWcjtPQDcJy2/Uiwsv72WYDOL+9uk +J9s49+DSFk9EZrpO3k9uotk0exuvPXh/fcKGILGdFHPFz5AbznjjrD/KEtEIq7SXYs15iVeqRK P7rrvINEht8kqUiwVwTVPXwS1lR/3ppPRmxrzHnuS7esgY/0A2Ssk/yLkevpxh9+8Gwmv4buXnq o/Zi9rEm8OG0HW5fcflFABD6P0ktooisSLLm+1r6lX08jGBo+3anf4tra6pI3ecXSHYjvaUeQKh r3Iqg/rtpS4miyVXXUKfIBJnGlZOtU7KOsQtVavA+ytuvg1FsQUFZ5k0g68WwKHL+chiiXD3rsA Oqf0vKf9/CDcS9T1tFA5/9tlEuOpc4aqqd84n+HA2PjWswDNxnumHJ7bV0+jaudCUx8yiNSka+I Q/ZOMyXHq9qMeHA== X-Developer-Key: i=caleb.connolly@linaro.org; a=openpgp; fpr=83B24DA7FE145076BC38BB250CD904EB673A7C47 X-BeenThere: u-boot@lists.denx.de X-Mailman-Version: 2.1.39 Precedence: list List-Id: U-Boot discussion List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Errors-To: u-boot-bounces@lists.denx.de Sender: "U-Boot" X-Virus-Scanned: clamav-milter 0.103.8 at phobos.denx.de X-Virus-Status: Clean Add a driver for the clock controller in the SM6115 SoC, this is used in the QRB4210 RB2 board. Signed-off-by: Caleb Connolly --- drivers/clk/qcom/Kconfig | 8 ++ drivers/clk/qcom/Makefile | 1 + drivers/clk/qcom/clock-sm6115.c | 199 ++++++++++++++++++++++++++++++++++++++++ 3 files changed, 208 insertions(+) diff --git a/drivers/clk/qcom/Kconfig b/drivers/clk/qcom/Kconfig index d7dfe4c0d5fc..6afa62e19879 100644 --- a/drivers/clk/qcom/Kconfig +++ b/drivers/clk/qcom/Kconfig @@ -54,7 +54,15 @@ config CLK_QCOM_SDM845 Say Y here to enable support for the Global Clock Controller on the Snapdragon 845 SoC. This driver supports the clocks and resets exposed by the GCC hardware block. +config CLK_QCOM_SM6115 + bool "Qualcomm SM6115 GCC" + select CLK_QCOM + help + Say Y here to enable support for the Global Clock Controller + on the Snapdragon SM6115 SoC. This driver supports the clocks + and resets exposed by the GCC hardware block. + endmenu endif diff --git a/drivers/clk/qcom/Makefile b/drivers/clk/qcom/Makefile index 83aa8a920348..d38c5a9fb849 100644 --- a/drivers/clk/qcom/Makefile +++ b/drivers/clk/qcom/Makefile @@ -8,4 +8,5 @@ obj-$(CONFIG_CLK_QCOM_APQ8016) += clock-apq8016.o obj-$(CONFIG_CLK_QCOM_APQ8096) += clock-apq8096.o obj-$(CONFIG_CLK_QCOM_IPQ4019) += clock-ipq4019.o obj-$(CONFIG_CLK_QCOM_QCM2290) += clock-qcm2290.o obj-$(CONFIG_CLK_QCOM_QCS404) += clock-qcs404.o +obj-$(CONFIG_CLK_QCOM_SM6115) += clock-sm6115.o diff --git a/drivers/clk/qcom/clock-sm6115.c b/drivers/clk/qcom/clock-sm6115.c new file mode 100644 index 000000000000..8314a0deb348 --- /dev/null +++ b/drivers/clk/qcom/clock-sm6115.c @@ -0,0 +1,199 @@ +// SPDX-License-Identifier: BSD-3-Clause +/* + * Clock drivers for Qualcomm sm6115 (and sm4250/qrb4210) + * + * Copyright (c) 2024 Linaro Ltd. + * + */ + +#include +#include +#include +#include +#include +#include +#include + +#include "clock-qcom.h" + +#define QUPV3_WRAP0_S4_CMD_RCGR 0x1f608 +#define SDCC1_APPS_CLK_CMD_RCGR 0x38028 +#define SDCC2_APPS_CLK_CMD_RCGR 0x1e00c + +static const struct freq_tbl ftbl_gcc_qupv3_wrap0_s0_clk_src[] = { + F(7372800, CFG_CLK_SRC_GPLL0_AUX2, 1, 384, 15625), + F(14745600, CFG_CLK_SRC_GPLL0_AUX2, 1, 768, 15625), + F(19200000, CFG_CLK_SRC_CXO, 1, 0, 0), + F(29491200, CFG_CLK_SRC_GPLL0_AUX2, 1, 1536, 15625), + F(32000000, CFG_CLK_SRC_GPLL0_AUX2, 1, 8, 75), + F(48000000, CFG_CLK_SRC_GPLL0_AUX2, 1, 4, 25), + F(64000000, CFG_CLK_SRC_GPLL0_AUX2, 1, 16, 75), + F(75000000, CFG_CLK_SRC_GPLL0_AUX2, 4, 0, 0), + F(80000000, CFG_CLK_SRC_GPLL0_AUX2, 1, 4, 15), + F(96000000, CFG_CLK_SRC_GPLL0_AUX2, 1, 8, 25), + F(100000000, CFG_CLK_SRC_GPLL0_AUX2, 3, 0, 0), + F(102400000, CFG_CLK_SRC_GPLL0_AUX2, 1, 128, 375), + F(112000000, CFG_CLK_SRC_GPLL0_AUX2, 1, 28, 75), + F(117964800, CFG_CLK_SRC_GPLL0_AUX2, 1, 6144, 15625), + F(120000000, CFG_CLK_SRC_GPLL0_AUX2, 2.5, 0, 0), + F(128000000, CFG_CLK_SRC_GPLL6, 3, 0, 0), + {} +}; + +static const struct freq_tbl ftbl_gcc_sdcc2_apps_clk_src[] = { + F(400000, CFG_CLK_SRC_CXO, 12, 1, 4), + F(19200000, CFG_CLK_SRC_CXO, 1, 0, 0), + F(25000000, CFG_CLK_SRC_GPLL0_AUX2, 12, 0, 0), + F(50000000, CFG_CLK_SRC_GPLL0_AUX2, 6, 0, 0), + F(100000000, CFG_CLK_SRC_GPLL0_AUX2, 3, 0, 0), + F(200000000, CFG_CLK_SRC_GPLL0, 3, 0, 0), + {} +}; + +static const struct pll_vote_clk gpll0_clk = { + .status = 0, + .status_bit = BIT(31), + .ena_vote = 0x79000, + .vote_bit = BIT(0), +}; + +static const struct gate_clk sm6115_clks[] = { + GATE_CLK(GCC_CFG_NOC_USB3_PRIM_AXI_CLK, 0x1a084, 0x00000001), + GATE_CLK(GCC_QUPV3_WRAP0_CORE_2X_CLK, 0x7900c, 0x00000200), + GATE_CLK(GCC_QUPV3_WRAP0_CORE_CLK, 0x7900c, 0x00000100), + GATE_CLK(GCC_QUPV3_WRAP0_S0_CLK, 0x7900c, 0x00000400), + GATE_CLK(GCC_QUPV3_WRAP0_S1_CLK, 0x7900c, 0x00000800), + GATE_CLK(GCC_QUPV3_WRAP0_S2_CLK, 0x7900c, 0x00001000), + GATE_CLK(GCC_QUPV3_WRAP0_S3_CLK, 0x7900c, 0x00002000), + GATE_CLK(GCC_QUPV3_WRAP0_S4_CLK, 0x7900c, 0x00004000), + GATE_CLK(GCC_QUPV3_WRAP0_S5_CLK, 0x7900c, 0x00008000), + GATE_CLK(GCC_QUPV3_WRAP_0_M_AHB_CLK, 0x7900c, 0x00000040), + GATE_CLK(GCC_QUPV3_WRAP_0_S_AHB_CLK, 0x7900c, 0x00000080), + GATE_CLK(GCC_SDCC1_AHB_CLK, 0x38008, 0x00000001), + GATE_CLK(GCC_SDCC1_APPS_CLK, 0x38004, 0x00000001), + GATE_CLK(GCC_SDCC1_ICE_CORE_CLK, 0x3800c, 0x00000001), + GATE_CLK(GCC_SDCC2_AHB_CLK, 0x1e008, 0x00000001), + GATE_CLK(GCC_SDCC2_APPS_CLK, 0x1e004, 0x00000001), + GATE_CLK(GCC_SYS_NOC_CPUSS_AHB_CLK, 0x79004, 0x00000001), + GATE_CLK(GCC_SYS_NOC_UFS_PHY_AXI_CLK, 0x45098, 0x00000001), + GATE_CLK(GCC_SYS_NOC_USB3_PRIM_AXI_CLK, 0x1a080, 0x00000001), + GATE_CLK(GCC_UFS_PHY_AHB_CLK, 0x45014, 0x00000001), + GATE_CLK(GCC_UFS_PHY_AXI_CLK, 0x45010, 0x00000001), + GATE_CLK(GCC_UFS_PHY_ICE_CORE_CLK, 0x45044, 0x00000001), + GATE_CLK(GCC_UFS_PHY_PHY_AUX_CLK, 0x45078, 0x00000001), + GATE_CLK(GCC_UFS_PHY_RX_SYMBOL_0_CLK, 0x4501c, 0x00000001), + GATE_CLK(GCC_UFS_PHY_TX_SYMBOL_0_CLK, 0x45018, 0x00000001), + GATE_CLK(GCC_UFS_PHY_UNIPRO_CORE_CLK, 0x45040, 0x00000001), + GATE_CLK(GCC_USB30_PRIM_MASTER_CLK, 0x1a010, 0x00000001), + GATE_CLK(GCC_USB30_PRIM_MOCK_UTMI_CLK, 0x1a018, 0x00000001), + GATE_CLK(GCC_USB30_PRIM_SLEEP_CLK, 0x1a014, 0x00000001), + GATE_CLK(GCC_USB3_PRIM_CLKREF_CLK, 0x9f000, 0x00000001), + GATE_CLK(GCC_USB3_PRIM_PHY_COM_AUX_CLK, 0x1a054, 0x00000001), + GATE_CLK(GCC_USB3_PRIM_PHY_PIPE_CLK, 0x1a058, 0x00000001), + GATE_CLK(GCC_AHB2PHY_USB_CLK, 0x1d008, 0x00000001), + GATE_CLK(GCC_UFS_CLKREF_CLK, 0x8c000, 0x00000001), +}; + +static ulong sm6115_set_rate(struct clk *clk, ulong rate) +{ + struct msm_clk_priv *priv = dev_get_priv(clk->dev); + const struct freq_tbl *freq; + + debug("%s: clk %s rate %lu\n", __func__, sm6115_clks[clk->id].name, + rate); + + switch (clk->id) { + case GCC_QUPV3_WRAP0_S4_CLK: /*UART2*/ + freq = qcom_find_freq(ftbl_gcc_qupv3_wrap0_s0_clk_src, rate); + clk_rcg_set_rate_mnd(priv->base, QUPV3_WRAP0_S4_CMD_RCGR, + freq->pre_div, freq->m, freq->n, freq->src, + 16); + return 0; + case GCC_SDCC2_APPS_CLK: + /* Enable GPLL7 so we can point SDCC2_APPS_CLK_SRC RCG at it */ + clk_enable_gpll0(priv->base, &gpll0_clk); + freq = qcom_find_freq(ftbl_gcc_sdcc2_apps_clk_src, rate); + WARN(freq->src != CFG_CLK_SRC_GPLL0, + "SDCC2_APPS_CLK_SRC not set to GPLL0, requested rate %lu\n", + rate); + clk_rcg_set_rate_mnd(priv->base, SDCC2_APPS_CLK_CMD_RCGR, + freq->pre_div, freq->m, freq->n, freq->src, + 8); + return freq->freq; + case GCC_SDCC1_APPS_CLK: + /* The firmware turns this on for us and always sets it to this rate */ + return 384000000; + default: + return rate; + } +} + +static int sm6115_enable(struct clk *clk) +{ + struct msm_clk_priv *priv = dev_get_priv(clk->dev); + + if (priv->data->num_clks < clk->id) { + debug("%s: unknown clk id %lu\n", __func__, clk->id); + return 0; + } + + debug("%s: clk %s\n", __func__, sm6115_clks[clk->id].name); + + switch (clk->id) { + case GCC_USB30_PRIM_MASTER_CLK: + qcom_gate_clk_en(priv, GCC_USB3_PRIM_PHY_COM_AUX_CLK); + qcom_gate_clk_en(priv, GCC_USB3_PRIM_CLKREF_CLK); + break; + } + + qcom_gate_clk_en(priv, clk->id); + + return 0; +} + +static const struct qcom_reset_map sm6115_gcc_resets[] = { + [GCC_QUSB2PHY_PRIM_BCR] = { 0x1c000 }, + [GCC_QUSB2PHY_SEC_BCR] = { 0x1c004 }, + [GCC_SDCC1_BCR] = { 0x38000 }, + [GCC_SDCC2_BCR] = { 0x1e000 }, + [GCC_UFS_PHY_BCR] = { 0x45000 }, + [GCC_USB30_PRIM_BCR] = { 0x1a000 }, + [GCC_USB_PHY_CFG_AHB2PHY_BCR] = { 0x1d000 }, + [GCC_USB3PHY_PHY_PRIM_SP0_BCR] = { 0x1b008 }, + [GCC_USB3_PHY_PRIM_SP0_BCR] = { 0x1b000 }, + [GCC_VCODEC0_BCR] = { 0x58094 }, + [GCC_VENUS_BCR] = { 0x58078 }, + [GCC_VIDEO_INTERFACE_BCR] = { 0x6e000 }, +}; + +static const struct qcom_power_map sm6115_gdscs[] = { + [GCC_USB30_PRIM_GDSC] = { 0x1a004 }, +}; + +static struct msm_clk_data sm6115_gcc_data = { + .resets = sm6115_gcc_resets, + .num_resets = ARRAY_SIZE(sm6115_gcc_resets), + .clks = sm6115_clks, + .num_clks = ARRAY_SIZE(sm6115_clks), + .power_domains = sm6115_gdscs, + .num_power_domains = ARRAY_SIZE(sm6115_gdscs), + + .enable = sm6115_enable, + .set_rate = sm6115_set_rate, +}; + +static const struct udevice_id gcc_sm6115_of_match[] = { + { + .compatible = "qcom,gcc-sm6115", + .data = (ulong)&sm6115_gcc_data, + }, + {} +}; + +U_BOOT_DRIVER(gcc_sm6115) = { + .name = "gcc_sm6115", + .id = UCLASS_NOP, + .of_match = gcc_sm6115_of_match, + .bind = qcom_cc_bind, + .flags = DM_FLAG_PRE_RELOC, +}; From patchwork Mon Apr 8 13:06:51 2024 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Caleb Connolly X-Patchwork-Id: 786909 Delivered-To: patch@linaro.org Received: by 2002:a05:6000:1101:b0:343:f27d:c44e with SMTP id z1csp1333437wrw; Mon, 8 Apr 2024 06:08:01 -0700 (PDT) X-Forwarded-Encrypted: i=2; AJvYcCUx01bvPlnO48YrDHQjMkZCf/4seU50EQJQmMKPxOz5bKWrJz1g7ZQ5zkS4KW6TsSkOS0SFeyx0E5RXHDuQiaaR X-Google-Smtp-Source: AGHT+IGpq5ZhS2WjyUZ+x87EYNSBFgLrRS8KH05bG9iPf5wFdCcUXbcsh61j6tj3jO1xML7upWfZ X-Received: by 2002:a17:907:a43:b0:a51:e351:9ad4 with SMTP id be3-20020a1709070a4300b00a51e3519ad4mr336540ejc.9.1712581681632; Mon, 08 Apr 2024 06:08:01 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1712581681; cv=none; d=google.com; s=arc-20160816; b=HSoeNtiZzb8pijgjwfrjZjWul4bOcvpyioFTTnRZfAaqFzeAKicjAcQ9PGK5Ld5t0t Z7hswufaeDtVJTqbIaAg/RnD+TMjwnm1hsnUfUDMe7RP/bA1ag0Vx+xfw0yhQ+QqisN/ LxzS67rxgpNeoHw0QlZoI+6YfzsUxMU6MHnqJELaWO2SbfjqtRnfApWl4MZJdCH6Snxs PSmlN2EiOTmLkWV15mcVd+SACSKkusfIQA9/bbYDpHKNAJTbmcsxbJKJPhhBoLt7k1B3 aaKmdluuR9s+Of3zfebjMSF0yYg6sjnyAQPPq0J+8QiZLtCfV6m83XMqovatzIWc9Vk6 pggg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=sender:errors-to:list-subscribe:list-help:list-post:list-archive :list-unsubscribe:list-id:precedence:cc:to:in-reply-to:references :message-id:content-transfer-encoding:mime-version:subject:date:from :dkim-signature; bh=s2cCAkhdTEX0o9yqLnhnZYEvt1lh0csbMhAA6U28fb8=; fh=KpC0ppbZO9+1ZYUEb4VdTm1ji/E+IjFPDWXzrBSLkgU=; b=sfiImd14bxPPvpJmK0U+7+p3bj3PiHkHs0zg1arMJTq5WZS4CQ9WEbe1mbz+DdGfjT kJnTjb86ymV0pC0fkwmO+VkhVnELaZzWN6vhrDUZnIBZ+/8lEZZyljy9CZ3IfGBRwCw1 QHCq5p4+78ea+qlPf6q/0bhn9XgrjR5bdf1a9Q5vEyUnvjjL+FQjmqOkQwYgLBCRv51C 0QxkJ66+V0NX7OYre0mdNXgsst/aqVJw6CWxbut5+Mtus3LDwyp+erw7U2luz+SGJ0G2 kfp+0fJpVA7UInuYIiTevZFafShtWQb/pUu4KMPufojEXtBUKtrEWpda6dVc+VdDXQ/p EP3w==; dara=google.com ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@linaro.org header.s=google header.b=uqSdQbKU; spf=pass (google.com: domain of u-boot-bounces@lists.denx.de designates 85.214.62.61 as permitted sender) smtp.mailfrom=u-boot-bounces@lists.denx.de; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linaro.org Return-Path: Received: from phobos.denx.de (phobos.denx.de. [85.214.62.61]) by mx.google.com with ESMTPS id l13-20020a170906794d00b00a46c39976ffsi3636686ejo.500.2024.04.08.06.08.00 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Mon, 08 Apr 2024 06:08:01 -0700 (PDT) Received-SPF: pass (google.com: domain of u-boot-bounces@lists.denx.de designates 85.214.62.61 as permitted sender) client-ip=85.214.62.61; Authentication-Results: mx.google.com; dkim=pass header.i=@linaro.org header.s=google header.b=uqSdQbKU; spf=pass (google.com: domain of u-boot-bounces@lists.denx.de designates 85.214.62.61 as permitted sender) smtp.mailfrom=u-boot-bounces@lists.denx.de; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linaro.org Received: from h2850616.stratoserver.net (localhost [IPv6:::1]) by phobos.denx.de (Postfix) with ESMTP id 639E3880E0; Mon, 8 Apr 2024 15:07:23 +0200 (CEST) Authentication-Results: phobos.denx.de; dmarc=pass (p=none dis=none) header.from=linaro.org Authentication-Results: phobos.denx.de; spf=pass smtp.mailfrom=u-boot-bounces@lists.denx.de Authentication-Results: phobos.denx.de; dkim=pass (2048-bit key; unprotected) header.d=linaro.org header.i=@linaro.org header.b="uqSdQbKU"; dkim-atps=neutral Received: by phobos.denx.de (Postfix, from userid 109) id 014C9880DD; Mon, 8 Apr 2024 15:07:22 +0200 (CEST) X-Spam-Checker-Version: SpamAssassin 3.4.2 (2018-09-13) on phobos.denx.de X-Spam-Level: X-Spam-Status: No, score=-2.1 required=5.0 tests=BAYES_00,DKIM_SIGNED, DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,SPF_HELO_NONE,SPF_PASS autolearn=unavailable autolearn_force=no version=3.4.2 Received: from mail-ed1-x535.google.com (mail-ed1-x535.google.com [IPv6:2a00:1450:4864:20::535]) (using TLSv1.3 with cipher TLS_AES_128_GCM_SHA256 (128/128 bits)) (No client certificate requested) by phobos.denx.de (Postfix) with ESMTPS id 94A138799C for ; Mon, 8 Apr 2024 15:07:18 +0200 (CEST) Authentication-Results: phobos.denx.de; dmarc=pass (p=none dis=none) header.from=linaro.org Authentication-Results: phobos.denx.de; spf=pass smtp.mailfrom=caleb.connolly@linaro.org Received: by mail-ed1-x535.google.com with SMTP id 4fb4d7f45d1cf-56e1f3462caso4467483a12.3 for ; Mon, 08 Apr 2024 06:07:18 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=linaro.org; s=google; t=1712581638; x=1713186438; darn=lists.denx.de; h=cc:to:in-reply-to:references:message-id:content-transfer-encoding :mime-version:subject:date:from:from:to:cc:subject:date:message-id :reply-to; bh=s2cCAkhdTEX0o9yqLnhnZYEvt1lh0csbMhAA6U28fb8=; b=uqSdQbKUiDW/P1v4knEqSR4RGu3kMAohAD78ojQ+L5GUlmuqlaRJr49DYtmmJbw4+W 6ZU2M/sW7dD7ebbOnujJPLp+lZtXelG+5usKDW1vM9Xn9Ndi/JvSh0hMuN09moL5pk1p f2tZ6VFo/AfAfUakZQuc5VbhSmrLob/g69+1UM1Nrbd4TbcBeMmrfzzpGI1PT+w3LbmC IaxZq7cU2Qp8j+ESKuQW8qjtcTRRXgptfvC0N3xEgHT7+DuC0qpc+kN6+FmTW8ZwGZUY +U+/iYXBtE7iGz8Nk0QuESgeQovrezqFYqNASImJrvvDizP11QmSi7dUXKjLRupRECwk lyxw== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20230601; t=1712581638; x=1713186438; h=cc:to:in-reply-to:references:message-id:content-transfer-encoding :mime-version:subject:date:from:x-gm-message-state:from:to:cc :subject:date:message-id:reply-to; bh=s2cCAkhdTEX0o9yqLnhnZYEvt1lh0csbMhAA6U28fb8=; b=LsN42ANBmxfhXdkdTo5wjGvnK8nvGjT/jPuNZnM1HFYm72QXkGhdHO+4sZsceglMYB gFNh5aClKs23ysiFx07olo4xFApLODmE6KXav+3Vaw567u+x3EyZBJ/9M5xHs8hXDivk 1TsQk3EnQs8l4LM6sFtgg7kT1bt7rDIgcRms11KXitPrP63kYI8sto8fkN58KR9c0vrX bhnaAt27y5QbglM7BfRU+O8bHztt3kyclXOt2L2aJHWGnnz6amDWtqHrbbyOeYr3UipF ZnXdb+aejXpLNVOd3QUfIwtRKoFp/5JJxDntUzQw/YOuhAkVJ8wk3qWDuG/le+1ZLg+k 9c3w== X-Gm-Message-State: AOJu0YydbkdMYNUltHrXCxYVlHc3b04mzrJ+jAa7GYH5vXg87XjHICcj R2QoLUcVJcT/PyJ/Y1LEZqKhe5hL0tJYkMvaXm1YUFsizXSb+EZkTnR0Qn6dktU= X-Received: by 2002:a17:906:b78e:b0:a51:bcca:eff6 with SMTP id dt14-20020a170906b78e00b00a51bccaeff6mr4064080ejb.37.1712581637806; Mon, 08 Apr 2024 06:07:17 -0700 (PDT) Received: from [192.168.0.113] ([2a02:8109:aa0d:be00::570d]) by smtp.gmail.com with ESMTPSA id v10-20020a170906338a00b00a51ce37a708sm1998981eja.94.2024.04.08.06.07.16 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Mon, 08 Apr 2024 06:07:17 -0700 (PDT) From: Caleb Connolly Date: Mon, 08 Apr 2024 15:06:51 +0200 Subject: [PATCH 3/4] clk/qcom: add driver for sm8250 GCC MIME-Version: 1.0 Message-Id: <20240408-b4-qcom-rbx-soc-v1-3-2db1d3658660@linaro.org> References: <20240408-b4-qcom-rbx-soc-v1-0-2db1d3658660@linaro.org> In-Reply-To: <20240408-b4-qcom-rbx-soc-v1-0-2db1d3658660@linaro.org> To: Tom Rini , Lukasz Majewski , Sean Anderson , Neil Armstrong , Sumit Garg Cc: u-boot@lists.denx.de, Caleb Connolly X-Mailer: b4 0.14-dev X-Developer-Signature: v=1; a=openpgp-sha256; l=13567; i=caleb.connolly@linaro.org; h=from:subject:message-id; bh=dUvLu/Upi9LFeR1YE0uuT0WeIDdqOlRJyFWHzIwjH1w=; b=owEBbQKS/ZANAwAIAQWDMSsZX2S2AcsmYgBmE+wBzJ3c/YgWi02IOBsNXu1VbhhawswPhgHWO tT8FwWyriuJAjMEAAEIAB0WIQS2UaFGPGq+0GkMVc0FgzErGV9ktgUCZhPsAQAKCRAFgzErGV9k th3mD/9CSuHJD2iKPuo0Gq74Njcq70fQ+Rx7KjlNbb/b617/9u/1v1p3KeNXuJVrwVtZoLCT580 fCL9MSBrG19atb++tRRx7EIP7s57sWH8DpZNQS6mrTvUbs32IrhNS+F0tD8c/Ga2CHUep+Aj8DJ ZrNEdCFuvhacSSrTONnVmvImpVXXelkRxqafL+GVqiG6qvPturN42QYMsX5dsiii0mGlHgNxn/V cKH4kAO4FBpb024uJyw4GN2w12Bjt06+f1vTL/QkOfsbVeIL/sSpj0iFLPGj5xLWWuyJPQeHzOj 4zBJ79xVWDQzw2wj63MvCovGtDFMfixEWgOo9acLy4yFG775vepkS3iJ5F4gpGBylaT3uClrXbP uJNzI2WXTjuMre02wWP6T5s7JV8ZLxL6wNO0Hr/9EUKPFLt2MgbL+pvuUKYrwTsCTgs/CkBJ33y 0Fo7rY+yGjTcaGqDoWj+AJhKe23Y8aQz4R7Q0VKCDjp/S+G5rsJk0ZEFvb80FpwDWlZVgJebmgX 4WnYz3WMq9d+50Uddw0cCZtkH3tnl5Hc34ZM2OINYWQkyVUREHzDPEV12kIpnEMoQCSDAkmMO9N vAdDEoQrIGQXulBIF5PqgvY5cIu+2CGJt09abd/t4adBq8bdl2V8YPn/PN4MTyqFHekb2ftmbFY HU8RUDrk+CCaVVA== X-Developer-Key: i=caleb.connolly@linaro.org; a=openpgp; fpr=83B24DA7FE145076BC38BB250CD904EB673A7C47 X-BeenThere: u-boot@lists.denx.de X-Mailman-Version: 2.1.39 Precedence: list List-Id: U-Boot discussion List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Errors-To: u-boot-bounces@lists.denx.de Sender: "U-Boot" X-Virus-Scanned: clamav-milter 0.103.8 at phobos.denx.de X-Virus-Status: Clean Add a clock driver for the SM8250 SoC. This driver can enable necessary clocks for UART, UFS, USB, and MMC. Signed-off-by: Caleb Connolly --- drivers/clk/qcom/Kconfig | 8 ++ drivers/clk/qcom/Makefile | 1 + drivers/clk/qcom/clock-qcom.h | 1 + drivers/clk/qcom/clock-sm8250.c | 282 ++++++++++++++++++++++++++++++++++++++++ 4 files changed, 292 insertions(+) diff --git a/drivers/clk/qcom/Kconfig b/drivers/clk/qcom/Kconfig index 6afa62e19879..d4bd8c7e6ba6 100644 --- a/drivers/clk/qcom/Kconfig +++ b/drivers/clk/qcom/Kconfig @@ -62,7 +62,15 @@ config CLK_QCOM_SM6115 Say Y here to enable support for the Global Clock Controller on the Snapdragon SM6115 SoC. This driver supports the clocks and resets exposed by the GCC hardware block. +config CLK_QCOM_SM8250 + bool "Qualcomm SM8250 GCC" + select CLK_QCOM + help + Say Y here to enable support for the Global Clock Controller + on the Snapdragon SM8250 SoC. This driver supports the clocks + and resets exposed by the GCC hardware block. + endmenu endif diff --git a/drivers/clk/qcom/Makefile b/drivers/clk/qcom/Makefile index d38c5a9fb849..f7fc8b9a70f5 100644 --- a/drivers/clk/qcom/Makefile +++ b/drivers/clk/qcom/Makefile @@ -9,4 +9,5 @@ obj-$(CONFIG_CLK_QCOM_APQ8096) += clock-apq8096.o obj-$(CONFIG_CLK_QCOM_IPQ4019) += clock-ipq4019.o obj-$(CONFIG_CLK_QCOM_QCM2290) += clock-qcm2290.o obj-$(CONFIG_CLK_QCOM_QCS404) += clock-qcs404.o obj-$(CONFIG_CLK_QCOM_SM6115) += clock-sm6115.o +obj-$(CONFIG_CLK_QCOM_SM8250) += clock-sm8250.o diff --git a/drivers/clk/qcom/clock-qcom.h b/drivers/clk/qcom/clock-qcom.h index ec524157df2b..cc170d8e3f9e 100644 --- a/drivers/clk/qcom/clock-qcom.h +++ b/drivers/clk/qcom/clock-qcom.h @@ -9,8 +9,9 @@ #define CFG_CLK_SRC_CXO (0 << 8) #define CFG_CLK_SRC_GPLL0 (1 << 8) #define CFG_CLK_SRC_GPLL0_AUX2 (2 << 8) +#define CFG_CLK_SRC_GPLL9 (2 << 8) #define CFG_CLK_SRC_GPLL6 (4 << 8) #define CFG_CLK_SRC_GPLL7 (3 << 8) #define CFG_CLK_SRC_GPLL0_EVEN (6 << 8) #define CFG_CLK_SRC_MASK (7 << 8) diff --git a/drivers/clk/qcom/clock-sm8250.c b/drivers/clk/qcom/clock-sm8250.c new file mode 100644 index 000000000000..af10fc116219 --- /dev/null +++ b/drivers/clk/qcom/clock-sm8250.c @@ -0,0 +1,282 @@ +// SPDX-License-Identifier: BSD-3-Clause +/* + * Clock drivers for Qualcomm sm8250 + * + * (C) Copyright 2024 Linaro Ltd. + */ + +#include +#include +#include +#include +#include +#include +#include + +#include "clock-qcom.h" + +#define GCC_SE12_UART_RCG_REG 0x184D0 +#define GCC_SDCC2_APPS_CLK_SRC_REG 0x1400c + +#define APCS_GPLL0_ENA_VOTE 0x79000 +#define APCS_GPLL9_STATUS 0x1c000 +#define APCS_GPLLX_ENA_REG 0x52018 + +#define USB30_PRIM_MASTER_CLK_CMD_RCGR 0xf020 +#define USB30_PRIM_MOCK_UTMI_CLK_CMD_RCGR 0xf038 +#define USB3_PRIM_PHY_AUX_CMD_RCGR 0xf064 + +static const struct freq_tbl ftbl_gcc_qupv3_wrap1_s4_clk_src[] = { + F(7372800, CFG_CLK_SRC_GPLL0_EVEN, 1, 384, 15625), + F(14745600, CFG_CLK_SRC_GPLL0_EVEN, 1, 768, 15625), + F(19200000, CFG_CLK_SRC_CXO, 1, 0, 0), + F(29491200, CFG_CLK_SRC_GPLL0_EVEN, 1, 1536, 15625), + F(32000000, CFG_CLK_SRC_GPLL0_EVEN, 1, 8, 75), + F(48000000, CFG_CLK_SRC_GPLL0_EVEN, 1, 4, 25), + F(50000000, CFG_CLK_SRC_GPLL0_EVEN, 6, 0, 0), + F(64000000, CFG_CLK_SRC_GPLL0_EVEN, 1, 16, 75), + F(75000000, CFG_CLK_SRC_GPLL0_EVEN, 4, 0, 0), + F(80000000, CFG_CLK_SRC_GPLL0_EVEN, 1, 4, 15), + F(96000000, CFG_CLK_SRC_GPLL0_EVEN, 1, 8, 25), + F(100000000, CFG_CLK_SRC_GPLL0, 6, 0, 0), + {} +}; + +static const struct freq_tbl ftbl_gcc_sdcc2_apps_clk_src[] = { + F(400000, CFG_CLK_SRC_CXO, 12, 1, 4), + F(19200000, CFG_CLK_SRC_CXO, 1, 0, 0), + F(25000000, CFG_CLK_SRC_GPLL0_EVEN, 12, 0, 0), + F(50000000, CFG_CLK_SRC_GPLL0_EVEN, 6, 0, 0), + F(100000000, CFG_CLK_SRC_GPLL0, 6, 0, 0), + F(202000000, CFG_CLK_SRC_GPLL9, 4, 0, 0), + {} +}; + +static struct pll_vote_clk gpll9_vote_clk = { + .status = APCS_GPLL9_STATUS, + .status_bit = BIT(31), + .ena_vote = APCS_GPLLX_ENA_REG, + .vote_bit = BIT(9), +}; + +static ulong sm8250_set_rate(struct clk *clk, ulong rate) +{ + struct msm_clk_priv *priv = dev_get_priv(clk->dev); + const struct freq_tbl *freq; + + if (clk->id < priv->data->num_clks) + debug("%s: %s, requested rate=%ld\n", __func__, + priv->data->clks[clk->id].name, rate); + + switch (clk->id) { + case GCC_QUPV3_WRAP1_S4_CLK: /*UART2*/ + freq = qcom_find_freq(ftbl_gcc_qupv3_wrap1_s4_clk_src, rate); + clk_rcg_set_rate_mnd(priv->base, GCC_SE12_UART_RCG_REG, + freq->pre_div, freq->m, freq->n, freq->src, + 16); + + return freq->freq; + case GCC_SDCC2_APPS_CLK: + /* Enable GPLL9 so that we can point SDCC2_APPS_CLK_SRC at it */ + clk_enable_gpll0(priv->base, &gpll9_vote_clk); + freq = qcom_find_freq(ftbl_gcc_sdcc2_apps_clk_src, rate); + printf("%s: got freq %u\n", __func__, freq->freq); + WARN(freq->src != CFG_CLK_SRC_GPLL9, + "SDCC2_APPS_CLK_SRC not set to GPLL9, requested rate %lu\n", + rate); + clk_rcg_set_rate_mnd(priv->base, GCC_SDCC2_APPS_CLK_SRC_REG, + freq->pre_div, freq->m, freq->n, + CFG_CLK_SRC_GPLL9, 8); + + return rate; + default: + return 0; + } +} + +static const struct gate_clk sm8250_clks[] = { + GATE_CLK(GCC_AGGRE_UFS_CARD_AXI_CLK, 0x750cc, 0x00000001), + GATE_CLK(GCC_AGGRE_UFS_PHY_AXI_CLK, 0x770cc, 0x00000001), + GATE_CLK(GCC_AGGRE_USB3_PRIM_AXI_CLK, 0x0f080, 0x00000001), + GATE_CLK(GCC_AGGRE_USB3_SEC_AXI_CLK, 0x10080, 0x00000001), + GATE_CLK(GCC_CFG_NOC_USB3_PRIM_AXI_CLK, 0x0f07c, 0x00000001), + GATE_CLK(GCC_CFG_NOC_USB3_SEC_AXI_CLK, 0x1007c, 0x00000001), + GATE_CLK(GCC_QMIP_CAMERA_NRT_AHB_CLK, 0x0b018, 0x00000001), + GATE_CLK(GCC_QMIP_CAMERA_RT_AHB_CLK, 0x0b01c, 0x00000001), + GATE_CLK(GCC_QMIP_DISP_AHB_CLK, 0x0b020, 0x00000001), + GATE_CLK(GCC_QMIP_VIDEO_CVP_AHB_CLK, 0x0b010, 0x00000001), + GATE_CLK(GCC_QMIP_VIDEO_VCODEC_AHB_CLK, 0x0b014, 0x00000001), + GATE_CLK(GCC_QUPV3_WRAP0_CORE_2X_CLK, 0x52008, 0x00000200), + GATE_CLK(GCC_QUPV3_WRAP0_CORE_CLK, 0x52008, 0x00000100), + GATE_CLK(GCC_QUPV3_WRAP0_S0_CLK, 0x52008, 0x00000400), + GATE_CLK(GCC_QUPV3_WRAP0_S1_CLK, 0x52008, 0x00000800), + GATE_CLK(GCC_QUPV3_WRAP0_S2_CLK, 0x52008, 0x00001000), + GATE_CLK(GCC_QUPV3_WRAP0_S3_CLK, 0x52008, 0x00002000), + GATE_CLK(GCC_QUPV3_WRAP0_S4_CLK, 0x52008, 0x00004000), + GATE_CLK(GCC_QUPV3_WRAP0_S5_CLK, 0x52008, 0x00008000), + GATE_CLK(GCC_QUPV3_WRAP0_S6_CLK, 0x52008, 0x00010000), + GATE_CLK(GCC_QUPV3_WRAP0_S7_CLK, 0x52008, 0x00020000), + GATE_CLK(GCC_QUPV3_WRAP1_CORE_2X_CLK, 0x52008, 0x00040000), + GATE_CLK(GCC_QUPV3_WRAP1_CORE_CLK, 0x52008, 0x00080000), + GATE_CLK(GCC_QUPV3_WRAP1_S0_CLK, 0x52008, 0x00400000), + GATE_CLK(GCC_QUPV3_WRAP1_S1_CLK, 0x52008, 0x00800000), + GATE_CLK(GCC_QUPV3_WRAP1_S2_CLK, 0x52008, 0x01000000), + GATE_CLK(GCC_QUPV3_WRAP1_S3_CLK, 0x52008, 0x02000000), + GATE_CLK(GCC_QUPV3_WRAP1_S4_CLK, 0x52008, 0x04000000), + GATE_CLK(GCC_QUPV3_WRAP1_S5_CLK, 0x52008, 0x08000000), + GATE_CLK(GCC_QUPV3_WRAP2_CORE_2X_CLK, 0x52010, 0x00000008), + GATE_CLK(GCC_QUPV3_WRAP2_CORE_CLK, 0x52010, 0x00000001), + GATE_CLK(GCC_QUPV3_WRAP2_S0_CLK, 0x52010, 0x00000010), + GATE_CLK(GCC_QUPV3_WRAP2_S1_CLK, 0x52010, 0x00000020), + GATE_CLK(GCC_QUPV3_WRAP2_S2_CLK, 0x52010, 0x00000040), + GATE_CLK(GCC_QUPV3_WRAP2_S3_CLK, 0x52010, 0x00000080), + GATE_CLK(GCC_QUPV3_WRAP2_S4_CLK, 0x52010, 0x00000100), + GATE_CLK(GCC_QUPV3_WRAP2_S5_CLK, 0x52010, 0x00000200), + GATE_CLK(GCC_QUPV3_WRAP_0_M_AHB_CLK, 0x52008, 0x00000040), + GATE_CLK(GCC_QUPV3_WRAP_0_S_AHB_CLK, 0x52008, 0x00000080), + GATE_CLK(GCC_QUPV3_WRAP_1_M_AHB_CLK, 0x52008, 0x00100000), + GATE_CLK(GCC_QUPV3_WRAP_1_S_AHB_CLK, 0x52008, 0x00200000), + GATE_CLK(GCC_QUPV3_WRAP_2_M_AHB_CLK, 0x52010, 0x00000004), + GATE_CLK(GCC_QUPV3_WRAP_2_S_AHB_CLK, 0x52010, 0x00000002), + GATE_CLK(GCC_SDCC2_AHB_CLK, 0x14008, 0x00000001), + GATE_CLK(GCC_SDCC2_APPS_CLK, 0x14004, 0x00000001), + GATE_CLK(GCC_SDCC4_AHB_CLK, 0x16008, 0x00000001), + GATE_CLK(GCC_SDCC4_APPS_CLK, 0x16004, 0x00000001), + GATE_CLK(GCC_UFS_CARD_AHB_CLK, 0x75018, 0x00000001), + GATE_CLK(GCC_UFS_CARD_AXI_CLK, 0x75010, 0x00000001), + GATE_CLK(GCC_UFS_CARD_ICE_CORE_CLK, 0x75064, 0x00000001), + GATE_CLK(GCC_UFS_CARD_PHY_AUX_CLK, 0x7509c, 0x00000001), + GATE_CLK(GCC_UFS_CARD_RX_SYMBOL_0_CLK, 0x75020, 0x00000001), + GATE_CLK(GCC_UFS_CARD_RX_SYMBOL_1_CLK, 0x750b8, 0x00000001), + GATE_CLK(GCC_UFS_CARD_TX_SYMBOL_0_CLK, 0x7501c, 0x00000001), + GATE_CLK(GCC_UFS_CARD_UNIPRO_CORE_CLK, 0x7505c, 0x00000001), + GATE_CLK(GCC_UFS_PHY_AHB_CLK, 0x77018, 0x00000001), + GATE_CLK(GCC_UFS_PHY_AXI_CLK, 0x77010, 0x00000001), + GATE_CLK(GCC_UFS_PHY_ICE_CORE_CLK, 0x77064, 0x00000001), + GATE_CLK(GCC_UFS_PHY_PHY_AUX_CLK, 0x7709c, 0x00000001), + GATE_CLK(GCC_UFS_PHY_RX_SYMBOL_0_CLK, 0x77020, 0x00000001), + GATE_CLK(GCC_UFS_PHY_RX_SYMBOL_1_CLK, 0x770b8, 0x00000001), + GATE_CLK(GCC_UFS_PHY_TX_SYMBOL_0_CLK, 0x7701c, 0x00000001), + GATE_CLK(GCC_UFS_PHY_UNIPRO_CORE_CLK, 0x7705c, 0x00000001), + GATE_CLK(GCC_USB30_PRIM_MASTER_CLK, 0x0f010, 0x00000001), + GATE_CLK(GCC_USB30_PRIM_MOCK_UTMI_CLK, 0x0f01c, 0x00000001), + GATE_CLK(GCC_USB30_PRIM_SLEEP_CLK, 0x0f018, 0x00000001), + GATE_CLK(GCC_USB30_SEC_MASTER_CLK, 0x10010, 0x00000001), + GATE_CLK(GCC_USB30_SEC_MOCK_UTMI_CLK, 0x1001c, 0x00000001), + GATE_CLK(GCC_USB30_SEC_SLEEP_CLK, 0x10018, 0x00000001), + GATE_CLK(GCC_USB3_PRIM_PHY_AUX_CLK, 0x0f054, 0x00000001), + GATE_CLK(GCC_USB3_PRIM_PHY_COM_AUX_CLK, 0x0f058, 0x00000001), + GATE_CLK(GCC_USB3_PRIM_PHY_PIPE_CLK, 0x0f05c, 0x00000001), + GATE_CLK(GCC_USB3_SEC_CLKREF_EN, 0x8c010, 0x00000001), + GATE_CLK(GCC_USB3_SEC_PHY_AUX_CLK, 0x10054, 0x00000001), + GATE_CLK(GCC_USB3_SEC_PHY_COM_AUX_CLK, 0x10058, 0x00000001), + GATE_CLK(GCC_USB3_SEC_PHY_PIPE_CLK, 0x1005c, 0x00000001), +}; + +static int sm8250_enable(struct clk *clk) +{ + struct msm_clk_priv *priv = dev_get_priv(clk->dev); + + if (priv->data->num_clks < clk->id) { + debug("%s: unknown clk id %lu\n", __func__, clk->id); + return 0; + } + + debug("%s: clk %s\n", __func__, sm8250_clks[clk->id].name); + + switch (clk->id) { + case GCC_USB30_PRIM_MASTER_CLK: + qcom_gate_clk_en(priv, GCC_USB3_PRIM_PHY_AUX_CLK); + qcom_gate_clk_en(priv, GCC_USB3_PRIM_PHY_COM_AUX_CLK); + break; + case GCC_USB30_SEC_MASTER_CLK: + qcom_gate_clk_en(priv, GCC_USB3_SEC_PHY_AUX_CLK); + qcom_gate_clk_en(priv, GCC_USB3_SEC_PHY_COM_AUX_CLK); + break; + } + + qcom_gate_clk_en(priv, clk->id); + + return 0; +} + +static const struct qcom_reset_map sm8250_gcc_resets[] = { + [GCC_GPU_BCR] = { 0x71000 }, + [GCC_MMSS_BCR] = { 0xb000 }, + [GCC_NPU_BWMON_BCR] = { 0x73000 }, + [GCC_NPU_BCR] = { 0x4d000 }, + [GCC_PCIE_0_BCR] = { 0x6b000 }, + [GCC_PCIE_0_LINK_DOWN_BCR] = { 0x6c014 }, + [GCC_PCIE_0_NOCSR_COM_PHY_BCR] = { 0x6c020 }, + [GCC_PCIE_0_PHY_BCR] = { 0x6c01c }, + [GCC_PCIE_0_PHY_NOCSR_COM_PHY_BCR] = { 0x6c028 }, + [GCC_PCIE_1_BCR] = { 0x8d000 }, + [GCC_PCIE_1_LINK_DOWN_BCR] = { 0x8e014 }, + [GCC_PCIE_1_NOCSR_COM_PHY_BCR] = { 0x8e020 }, + [GCC_PCIE_1_PHY_BCR] = { 0x8e01c }, + [GCC_PCIE_1_PHY_NOCSR_COM_PHY_BCR] = { 0x8e000 }, + [GCC_PCIE_2_BCR] = { 0x6000 }, + [GCC_PCIE_2_LINK_DOWN_BCR] = { 0x1f014 }, + [GCC_PCIE_2_NOCSR_COM_PHY_BCR] = { 0x1f020 }, + [GCC_PCIE_2_PHY_BCR] = { 0x1f01c }, + [GCC_PCIE_2_PHY_NOCSR_COM_PHY_BCR] = { 0x1f028 }, + [GCC_PCIE_PHY_BCR] = { 0x6f000 }, + [GCC_PCIE_PHY_CFG_AHB_BCR] = { 0x6f00c }, + [GCC_PCIE_PHY_COM_BCR] = { 0x6f010 }, + [GCC_PDM_BCR] = { 0x33000 }, + [GCC_PRNG_BCR] = { 0x34000 }, + [GCC_QUPV3_WRAPPER_0_BCR] = { 0x17000 }, + [GCC_QUPV3_WRAPPER_1_BCR] = { 0x18000 }, + [GCC_QUPV3_WRAPPER_2_BCR] = { 0x1e000 }, + [GCC_QUSB2PHY_PRIM_BCR] = { 0x12000 }, + [GCC_QUSB2PHY_SEC_BCR] = { 0x12004 }, + [GCC_SDCC2_BCR] = { 0x14000 }, + [GCC_SDCC4_BCR] = { 0x16000 }, + [GCC_TSIF_BCR] = { 0x36000 }, + [GCC_UFS_CARD_BCR] = { 0x75000 }, + [GCC_UFS_PHY_BCR] = { 0x77000 }, + [GCC_USB30_PRIM_BCR] = { 0xf000 }, + [GCC_USB30_SEC_BCR] = { 0x10000 }, + [GCC_USB3_DP_PHY_PRIM_BCR] = { 0x50008 }, + [GCC_USB3_DP_PHY_SEC_BCR] = { 0x50014 }, + [GCC_USB3_PHY_PRIM_BCR] = { 0x50000 }, + [GCC_USB3_PHY_SEC_BCR] = { 0x5000c }, + [GCC_USB3PHY_PHY_PRIM_BCR] = { 0x50004 }, + [GCC_USB3PHY_PHY_SEC_BCR] = { 0x50010 }, + [GCC_USB_PHY_CFG_AHB2PHY_BCR] = { 0x6a000 }, +}; + +static const struct qcom_power_map sm8250_gdscs[] = { + [PCIE_0_GDSC] = { 0x6b004 }, [PCIE_1_GDSC] = { 0x8d004 }, + [PCIE_2_GDSC] = { 0x6004 }, [UFS_CARD_GDSC] = { 0x75004 }, + [UFS_PHY_GDSC] = { 0x77004 }, [USB30_PRIM_GDSC] = { 0xf004 }, + [USB30_SEC_GDSC] = { 0x10004 }, +}; + +static struct msm_clk_data qcs404_gcc_data = { + .resets = sm8250_gcc_resets, + .num_resets = ARRAY_SIZE(sm8250_gcc_resets), + .clks = sm8250_clks, + .num_clks = ARRAY_SIZE(sm8250_clks), + .power_domains = sm8250_gdscs, + .num_power_domains = ARRAY_SIZE(sm8250_gdscs), + + .enable = sm8250_enable, + .set_rate = sm8250_set_rate, +}; + +static const struct udevice_id gcc_sm8250_of_match[] = { + { + .compatible = "qcom,gcc-sm8250", + .data = (ulong)&qcs404_gcc_data, + }, + {} +}; + +U_BOOT_DRIVER(gcc_sm8250) = { + .name = "gcc_sm8250", + .id = UCLASS_NOP, + .of_match = gcc_sm8250_of_match, + .bind = qcom_cc_bind, + .flags = DM_FLAG_PRE_RELOC, +}; From patchwork Mon Apr 8 13:06:52 2024 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Caleb Connolly X-Patchwork-Id: 786908 Delivered-To: patch@linaro.org Received: by 2002:a05:6000:1101:b0:343:f27d:c44e with SMTP id z1csp1333293wrw; Mon, 8 Apr 2024 06:07:50 -0700 (PDT) X-Forwarded-Encrypted: i=2; AJvYcCUpRlSm8KBrx2z/r5QA+1QHdALPNTBalOV7lAtOugYxzZgBzNIw5E0Pg5d5S+fttt+WGhw88RhLwhAFU7HOmaLg X-Google-Smtp-Source: AGHT+IExNQf0bTsZcjFCXRNFjOT6RtP89iFdFC8d8aFzmx8rgsoFUDCYaM5wA1hks74A3G47izZ4 X-Received: by 2002:a17:906:bc50:b0:a4e:d27:30ab with SMTP id s16-20020a170906bc5000b00a4e0d2730abmr4974026ejv.59.1712581670533; Mon, 08 Apr 2024 06:07:50 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1712581670; cv=none; d=google.com; s=arc-20160816; b=IkUeEaEwQmBoty7AKKyILCkh1ihKfx6ro+jagCLbQV4Vd7BaHbaApt+V6p0AdTB9hG bWSQDtgZBDYFfmg4l8ejJq0hJcwZ4OM0FOwaKTll+/1cOCMryatnZDtYuNBm/vJV4SG+ MMhgylfKczML+6Iya6eXzT1HChFTUwRbAAQLnQQ9q4vpgK0zD71Bmxv6vdZ9zAQksGuO lilHE3k2U3PeqLSjhHxG3s6d45HXOsKzkv1FRKa98u+pfXwemHD/dtpjzJuiWxiW2xeW P+eNhBbosHR777dJiOTUBi6TLEKK44kQxWeDakqFX2Bff3Hnqa4pQ/jcHfzGwCZ/N2cJ lVvg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=sender:errors-to:list-subscribe:list-help:list-post:list-archive :list-unsubscribe:list-id:precedence:cc:to:in-reply-to:references :message-id:content-transfer-encoding:mime-version:subject:date:from :dkim-signature; bh=GQnYPUUfoZl6JKn07Hm3NNG7elNz/aHqRKoRe9MU+wQ=; fh=KpC0ppbZO9+1ZYUEb4VdTm1ji/E+IjFPDWXzrBSLkgU=; b=XFjnyk2UehTR5ZQSQtvkr3imvYLo5l2JBF9lVDYtSe9NR2YJ4hzTwY6qJAy3N+rg88 4EjabSDN4XFW87txFdNiyPFaPHWgHFk0SMMuj+JhkmDVnaP1UG64QWDTbWYwztbiGEoS 9n+qq8Gy8sTFxtvpBvGdCzVsS/vBQ/orHjOm75quR6cWAIollKDF9b+R33hmgxkKdsKz VaDpnduwQtbghUj72sXwxNAkffS64xCSEkDqx08Jd+EzHgVALEzom0WTow2Vl5zKWxYH aUoW708DgqDJf6lt87+SA1vsADT4I2KXB9wCt+T1Wmc5bXE88KBFy/MPiekDtKjPwMnj DN4w==; dara=google.com ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@linaro.org header.s=google header.b=OwcEzX3A; spf=pass (google.com: domain of u-boot-bounces@lists.denx.de designates 85.214.62.61 as permitted sender) smtp.mailfrom=u-boot-bounces@lists.denx.de; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linaro.org Return-Path: Received: from phobos.denx.de (phobos.denx.de. [85.214.62.61]) by mx.google.com with ESMTPS id z26-20020a170906075a00b00a51ddc6f9aesi531530ejb.388.2024.04.08.06.07.50 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Mon, 08 Apr 2024 06:07:50 -0700 (PDT) Received-SPF: pass (google.com: domain of u-boot-bounces@lists.denx.de designates 85.214.62.61 as permitted sender) client-ip=85.214.62.61; Authentication-Results: mx.google.com; dkim=pass header.i=@linaro.org header.s=google header.b=OwcEzX3A; spf=pass (google.com: domain of u-boot-bounces@lists.denx.de designates 85.214.62.61 as permitted sender) smtp.mailfrom=u-boot-bounces@lists.denx.de; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linaro.org Received: from h2850616.stratoserver.net (localhost [IPv6:::1]) by phobos.denx.de (Postfix) with ESMTP id E95FD879F3; Mon, 8 Apr 2024 15:07:22 +0200 (CEST) Authentication-Results: phobos.denx.de; dmarc=pass (p=none dis=none) header.from=linaro.org Authentication-Results: phobos.denx.de; spf=pass smtp.mailfrom=u-boot-bounces@lists.denx.de Authentication-Results: phobos.denx.de; dkim=pass (2048-bit key; unprotected) header.d=linaro.org header.i=@linaro.org header.b="OwcEzX3A"; dkim-atps=neutral Received: by phobos.denx.de (Postfix, from userid 109) id 704BB8808B; Mon, 8 Apr 2024 15:07:21 +0200 (CEST) X-Spam-Checker-Version: SpamAssassin 3.4.2 (2018-09-13) on phobos.denx.de X-Spam-Level: X-Spam-Status: No, score=-2.1 required=5.0 tests=BAYES_00,DKIM_SIGNED, DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,SPF_HELO_NONE,SPF_PASS autolearn=ham autolearn_force=no version=3.4.2 Received: from mail-ej1-x62a.google.com (mail-ej1-x62a.google.com [IPv6:2a00:1450:4864:20::62a]) (using TLSv1.3 with cipher TLS_AES_128_GCM_SHA256 (128/128 bits)) (No client certificate requested) by phobos.denx.de (Postfix) with ESMTPS id 70FA5875E9 for ; Mon, 8 Apr 2024 15:07:19 +0200 (CEST) Authentication-Results: phobos.denx.de; dmarc=pass (p=none dis=none) header.from=linaro.org Authentication-Results: phobos.denx.de; spf=pass smtp.mailfrom=caleb.connolly@linaro.org Received: by mail-ej1-x62a.google.com with SMTP id a640c23a62f3a-a51d83fafa8so103729366b.0 for ; Mon, 08 Apr 2024 06:07:19 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=linaro.org; s=google; t=1712581639; x=1713186439; darn=lists.denx.de; h=cc:to:in-reply-to:references:message-id:content-transfer-encoding :mime-version:subject:date:from:from:to:cc:subject:date:message-id :reply-to; bh=GQnYPUUfoZl6JKn07Hm3NNG7elNz/aHqRKoRe9MU+wQ=; b=OwcEzX3AhiOGZaOq8zHhCfwMpiKMuEQpIAMwT6DHAz7rIJvIUjcWLhUU4XLYkexGq1 842w2jWGs7ww/qqXRiHpEkyZ0UmLwBkV5zIkfQrCL3/0pDlvd8J6J870g4Rq5JnuB+tN x4wzE8pePso/4jluP5KJDtwAjkhl5AXzAX6MT3ZDQKvKlsVbVaAa8V5CIGmvoZQ6v5FU PU2Wz1gJWz5YiO6ESUJPLZCccMGC79ZdxEJSGC5Mp50XmQ276FCi+Ko46lGkkSKADfVf hloxjmeIXHYWHwSjDrwgl21KvHwDlfTug8evxAaN+vyhXIulItRu3orRN/pgSj7tlUjl ERQA== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20230601; t=1712581639; x=1713186439; h=cc:to:in-reply-to:references:message-id:content-transfer-encoding :mime-version:subject:date:from:x-gm-message-state:from:to:cc :subject:date:message-id:reply-to; bh=GQnYPUUfoZl6JKn07Hm3NNG7elNz/aHqRKoRe9MU+wQ=; b=TXk8AynCs/97+MOIz3NJU3fAn/DI+md0yhI6+08Q2t+peD1aOAue+XSQ81M9hPMJz6 Ix47ZJpPWeTOH85jcEB2LBkIW5zgme9hO/PAVy0D/EN/FmwKJlDdTDotZFNQuVY8KH6h ZQbXFpfEQNc8bHWYQTeKJDPpVMcRetVjfcaBfP3r+USb0iBz3TKCE59rS5JW7qJjTjb8 RnXFpHELHbvwcmJxd0fJE3BjTXVsLZiApzFm88FyVyEMI5O0MX8xkH7y1mNescnshgSi jwqHSoHzNtvOda+j+QSOD45tG3KSmdF3rFEe5X5vPWvkC8RiSSf3rrLp+OQFbWmUa9Yx SEBQ== X-Gm-Message-State: AOJu0YyMHUENGH1WC4ZDSm68yowkOcpxOy1ACRNS10CaG1XDZubkkqsA NXvQJ2wTixHTNiLkX4g/NmRldzuFprVdAm1R5R8KCBvpWVHFTWOUuCr57mDGKMc= X-Received: by 2002:a17:906:dac3:b0:a51:cdcd:5141 with SMTP id xi3-20020a170906dac300b00a51cdcd5141mr4140568ejb.73.1712581639088; Mon, 08 Apr 2024 06:07:19 -0700 (PDT) Received: from [192.168.0.113] ([2a02:8109:aa0d:be00::570d]) by smtp.gmail.com with ESMTPSA id v10-20020a170906338a00b00a51ce37a708sm1998981eja.94.2024.04.08.06.07.18 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Mon, 08 Apr 2024 06:07:18 -0700 (PDT) From: Caleb Connolly Date: Mon, 08 Apr 2024 15:06:52 +0200 Subject: [PATCH 4/4] qcom_defconfig: enable clocks for qcm2290/sm6115/sm8250 MIME-Version: 1.0 Message-Id: <20240408-b4-qcom-rbx-soc-v1-4-2db1d3658660@linaro.org> References: <20240408-b4-qcom-rbx-soc-v1-0-2db1d3658660@linaro.org> In-Reply-To: <20240408-b4-qcom-rbx-soc-v1-0-2db1d3658660@linaro.org> To: Tom Rini , Lukasz Majewski , Sean Anderson , Neil Armstrong , Sumit Garg Cc: u-boot@lists.denx.de, Caleb Connolly X-Mailer: b4 0.14-dev X-Developer-Signature: v=1; a=openpgp-sha256; l=688; i=caleb.connolly@linaro.org; h=from:subject:message-id; bh=syfhv+OaBeB2yU9eX/b7ZApdQOzAdnvbntKngS39GQs=; b=owEBbQKS/ZANAwAIAQWDMSsZX2S2AcsmYgBmE+wBerMvM7Y69W/2MNZ1YdLfyz2+KPzSDL+Mz KxYDoB0+HOJAjMEAAEIAB0WIQS2UaFGPGq+0GkMVc0FgzErGV9ktgUCZhPsAQAKCRAFgzErGV9k tqpbD/9xhKPa9/COncQ7o2zswUS5JrvYChw/c1QQ0E8mTwaHMedfAh4020hd/+NvHOj6SHaoBKO /VDrA7lU5WB4I3vwR7k3HoHSbQfKh5pzTHFm1BbEnKhGumckby0W/mzCCOykvIkQWEO1QTcPkdW 38YHMXArOvhJpkYxRYuKCx8gGAaLGUbsgT22gkw5B3W3VcC6QbW7I7Vn1Xr3Qo/17AG4ceP6fKw GhPVmNNUC3Ayi1GpFpUMZBXoLnT7F021TFkBrvfX2ZJN3ZeVOX162te9Ks4ejLQo1FyWZ9OKJgl k+jRakZmxIvAdnhuPMOiIWN9JWPTJFwYv81JNewd3axbyRzFb85w7/Jj2MMK9fIId/dW6PJttJe bjgnj2+tl3Fa98JltvH8eBDErLYu8neQrH3KDeuZwj9LPWgqXVBa05oTN5+85AdFY5S8daiBXny q1A2pDxN+Y5nOCzmNNp0z2vhxmfEkwT+cYJDc3+cd7ThW4R4Bsfv0FiKiJQgJXhsmNvN3srF+wK LjOGcKZp3JjthXky7V2b8JW+DxBfE/ANNCEUBFoTGrPulmxlHKk4DGlOctxKa/RxAb+4dwEj846 EQqg65lHYGEa0bxi3n1Xji7fPTOA/5iJluXnyedd5QpeCzD2pxXb47rzXZEM6P/mUlGZW52C/+l DX+XHHVIme45tow== X-Developer-Key: i=caleb.connolly@linaro.org; a=openpgp; fpr=83B24DA7FE145076BC38BB250CD904EB673A7C47 X-BeenThere: u-boot@lists.denx.de X-Mailman-Version: 2.1.39 Precedence: list List-Id: U-Boot discussion List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Errors-To: u-boot-bounces@lists.denx.de Sender: "U-Boot" X-Virus-Scanned: clamav-milter 0.103.8 at phobos.denx.de X-Virus-Status: Clean Enable three new clock drivers. Signed-off-by: Caleb Connolly --- configs/qcom_defconfig | 3 +++ 1 file changed, 3 insertions(+) diff --git a/configs/qcom_defconfig b/configs/qcom_defconfig index bf3638be1b40..ae9c5b2461d4 100644 --- a/configs/qcom_defconfig +++ b/configs/qcom_defconfig @@ -35,10 +35,13 @@ CONFIG_CMD_BMP=y CONFIG_CMD_LOG=y CONFIG_OF_LIVE=y CONFIG_BUTTON_QCOM_PMIC=y CONFIG_CLK=y +CONFIG_CLK_QCOM_QCM2290=y CONFIG_CLK_QCOM_QCS404=y CONFIG_CLK_QCOM_SDM845=y +CONFIG_CLK_QCOM_SM6115=y +CONFIG_CLK_QCOM_SM8250=y CONFIG_MSM_GPIO=y CONFIG_QCOM_PMIC_GPIO=y CONFIG_DM_I2C=y CONFIG_SYS_I2C_QUP=y